# **COMPSCI 2GA3 Tutorial 9 Note**

#### Note:

This note does NOT cover all the materials in Chapter 5 -- Only the ones rated to sample questions of this tutorial are included.

For any questions about the tutorials and courses, feel free to contact me. (Email: wangm235@mcmaster.ca)

GLHF: ) Mingzhe Wang

### (Direct Mapped) Cache



**FIGURE 5.12** The **16** KiB caches in the Intrinsity FastMATH each contain **256** blocks with **16** words per block. The tag field is 18 bits wide and the index field is 8 bits wide, while a 4-bit field (bits 5–2) is used to index the block and select the word from the block using a 16-to-1 multiplexor. In practice, to eliminate the multiplexor, caches use a separate large RAM for the data and a smaller RAM for the tags, with the block offset supplying the extra address bits for the large data RAM. In this case, the large RAM is 32 bits wide and must have 16 times as many words as blocks in the cache.

### How to map?

**EXAMPLE** 

**ANSWER** 

#### **Mapping an Address to a Multiword Cache Block**

Consider a cache with 64 blocks and a block size of 16 bytes. To what block number does byte address 1200 map?

We saw the formula on page 384. The block is given by

(Block address) modulo (Number of blocks in the cache)

where the address of the block is

Byte address
Bytes per block

Notice that this block address is the block containing all addresses between

$$\left[\frac{\text{Byte address}}{\text{Bytes per block}}\right] \times \text{Bytes per block}$$

and

$$\left[\frac{\text{Byte address}}{\text{Bytes per block}}\right] \times \text{Bytes per block} + (\text{Bytes per block} - 1)$$

Thus, with 16 bytes per block, byte address 1200 is block address

$$\left[\frac{1200}{6}\right] = 75$$

which maps to cache block number (75 modulo 64) = 11. In fact, this block maps all addresses between 1200 and 1215.

### A trivial but important fact

If you have n bit, you can represent 2<sup>n</sup> possibilities.

## Calculate Field Length

**EXAMPLE** 

**ANSWER** 

#### **Bits in a Cache**

How many total bits are required for a direct-mapped cache with 16 KiB of data and 4-word blocks, assuming a 32-bit address?

We know that 16 KiB is 4096 ( $2^{12}$ ) words. With a block size of 4 words ( $2^{12}$ ), there are 1024 ( $2^{10}$ ) blocks. Each block has  $4 \times 32$  or 128 bits of data plus a tag, which is 32 - 10 - 2 - 2 bits, plus a valid bit. Thus, the total cache size is

1 word = 4 bytes = 2 
$$^{\circ}$$
2bytes  
 $2^{10} \times (4 \times 32 + (32 - 10 - 2 - 2) + 1) = 2^{10} \times 147 = 147$  Kibibits

or 18.4 KiB for a 16 KiB cache. For this cache, the total number of bits in the cache is about 1.15 times as many as needed just for the storage of the data.

# Some useful information (i.e. 1 KiB = 2^10 Bytes etc.)

| Abbreviation | Value                  |
|--------------|------------------------|
| KiB          | 210                    |
| MiB          | <b>2</b> <sup>20</sup> |
| GiB          | <b>2</b> <sup>30</sup> |
| TiB          | 240                    |
| PiB          | <b>2</b> <sup>50</sup> |
| EiB          | 2 <sup>60</sup>        |
| ZiB          | 270                    |
| YiB          | 280                    |